Kullanım Kılavuzu
Neden sadece 3 sonuç görüntüleyebiliyorum?
Sadece üye olan kurumların ağından bağlandığınız da tüm sonuçları görüntüleyebilirsiniz. Üye olmayan kurumlar için kurum yetkililerinin başvurması durumunda 1 aylık ücretsiz deneme sürümü açmaktayız.
Benim olmayan çok sonuç geliyor?
Birçok kaynakça da atıflar "Soyad, İ" olarak gösterildiği için özellikle Soyad ve isminin baş harfi aynı olan akademisyenlerin atıfları zaman zaman karışabilmektedir. Bu sorun tüm dünyadaki atıf dizinlerinin sıkça karşılaştığı bir sorundur.
Sadece ilgili makaleme yapılan atıfları nasıl görebilirim?
Makalenizin ismini arattıktan sonra detaylar kısmına bastığınız anda seçtiğiniz makaleye yapılan atıfları görebilirsiniz.
 Görüntüleme 12
 İndirme 1
Design of Power and Area Efficient Carry Skip Adder and FIR filter Implementation
2023
Dergi:  
El-Cezeri Journal of Science and Engineering
Yazar:  
Özet:

Adders are used in arithmetic and logic units (ALUs) as a key building block and many blocks of microprocessor chips critical path adders occupy an important place. Hence reducing power, area and increasing the speed of adders is significantly important. This paper proposes a modified structure of Carry Skip Adder (CSKA) with reduction in consumption of power and area without affecting the speed when compared with the conventional adder strctures. In order to get better effectiveness of the modified CSKA by including concatenation, incrementation schemes and variable latency for the proposed hybrid structure, which reduces the power utilized without affecting the operating speed of the adder. The modified structure in CSKA helps in improving the slack time which further reduces the voltage with the parallel structure. Experimental results show that the 32 bit implementation of proposed adder has a significant power reduction of 42.% and 38.3%, area reduction of 27% and 18.3% with respect to Conventional CSKA and CI CSKA adder with a little over ahead in delay. The proposed adder is used to implement a 5 tap FIR filter which shows a significant reduction in power consumption and area.

Anahtar Kelimeler:

0
2023
Yazar:  
Özet:

Adders are used in processing units such as Arithmetic and Logic Units (ALUs) as an essential building block, and in many blocks of microprocessor chips critical path, adders occupy an important place. Hence reducing power, area and increasing the speed of adders are significantly important. This paper proposes a modified structure of Carry Skip Adder (CSKA) with a reduction in consumption of power and area without affecting the speed when compared with the conventional adder structures. In order to get better effectiveness of the modified CSKA by including concatenation, incrementation schemes, and variable latency for the proposed hybrid structure, which reduces the power utilized without affecting the operating speed of the adder. The modified structure in CSKA helps in improving the slack time, which further reduces the voltage with the parallel structure. Experimental results show that the 32-bit implementation of the proposed adder has a significant power reduction of 42% and 38.3%, area reduction of 27%, and 18.3% with respect to Conventional CSKA and CI CSKA adder with a little over ahead in delay. The proposed adder is used to implement a 5-tap FIR filter which shows a significant reduction in power consumption and area.

Atıf Yapanlar
Bilgi: Bu yayına herhangi bir atıf yapılmamıştır.
Benzer Makaleler












El-Cezeri Journal of Science and Engineering

Dergi Türü :   Ulusal

Metrikler
Makale : 718
Atıf : 1.652
2023 Impact/Etki : 0.127
El-Cezeri Journal of Science and Engineering